\APUclkDivider:count_1\/q |
Net_20/main_4 |
3.537 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/clock_0 |
\APUclkDivider:count_1\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/q |
Net_20/main_4 |
2.287 |
macrocell7 |
U(2,1) |
1 |
Net_20 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:count_1\/q |
\APUclkDivider:count_2\/main_3 |
3.537 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/clock_0 |
\APUclkDivider:count_1\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/q |
\APUclkDivider:count_2\/main_3 |
2.287 |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:count_1\/q |
\APUclkDivider:count_1\/main_2 |
3.537 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/clock_0 |
\APUclkDivider:count_1\/q |
1.250 |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
\APUclkDivider:count_1\/q |
\APUclkDivider:count_1\/main_2 |
2.287 |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:count_2\/q |
Net_20/main_3 |
3.551 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
\APUclkDivider:count_2\/clock_0 |
\APUclkDivider:count_2\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:count_2\ |
\APUclkDivider:count_2\/q |
Net_20/main_3 |
2.301 |
macrocell7 |
U(2,1) |
1 |
Net_20 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:count_2\/q |
\APUclkDivider:count_2\/main_2 |
3.551 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
\APUclkDivider:count_2\/clock_0 |
\APUclkDivider:count_2\/q |
1.250 |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
\APUclkDivider:count_2\/q |
\APUclkDivider:count_2\/main_2 |
2.301 |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_0\/main_1 |
3.843 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell8 |
U(2,1) |
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/clock_0 |
\APUclkDivider:not_last_reset\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_0\/main_1 |
2.593 |
macrocell11 |
U(2,1) |
1 |
\APUclkDivider:count_0\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:not_last_reset\/q |
Net_20/main_2 |
3.844 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell8 |
U(2,1) |
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/clock_0 |
\APUclkDivider:not_last_reset\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/q |
Net_20/main_2 |
2.594 |
macrocell7 |
U(2,1) |
1 |
Net_20 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_2\/main_1 |
3.844 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell8 |
U(2,1) |
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/clock_0 |
\APUclkDivider:not_last_reset\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_2\/main_1 |
2.594 |
macrocell9 |
U(2,1) |
1 |
\APUclkDivider:count_2\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_1\/main_1 |
3.844 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell8 |
U(2,1) |
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/clock_0 |
\APUclkDivider:not_last_reset\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:not_last_reset\ |
\APUclkDivider:not_last_reset\/q |
\APUclkDivider:count_1\/main_1 |
2.594 |
macrocell10 |
U(2,1) |
1 |
\APUclkDivider:count_1\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\APUclkDivider:count_0\/q |
Net_20/main_5 |
4.014 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell11 |
U(2,1) |
1 |
\APUclkDivider:count_0\ |
\APUclkDivider:count_0\/clock_0 |
\APUclkDivider:count_0\/q |
1.250 |
Route |
|
1 |
\APUclkDivider:count_0\ |
\APUclkDivider:count_0\/q |
Net_20/main_5 |
2.764 |
macrocell7 |
U(2,1) |
1 |
Net_20 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|