Hierarchy |
Input |
Constant Input |
Unused Input |
Floating Input |
Output |
Constant Output |
Unused Output |
Floating Output |
Bidir |
Constant Bidir |
Unused Bidir |
Input only Bidir |
Output only Bidir |
nios_reset_clk_0_domain_synch |
3 |
1 |
0 |
1 |
1 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600|the_uart_9600_regs |
41 |
13 |
6 |
13 |
44 |
13 |
13 |
13 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600|the_uart_9600_rx|the_uart_9600_rx_stimulus_source |
18 |
0 |
17 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600|the_uart_9600_rx |
20 |
1 |
0 |
1 |
13 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600|the_uart_9600_tx |
28 |
0 |
0 |
0 |
4 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600 |
26 |
0 |
0 |
0 |
20 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_uart_9600_s1 |
73 |
0 |
18 |
0 |
48 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_sysid |
3 |
16 |
1 |
16 |
32 |
16 |
16 |
16 |
0 |
0 |
0 |
0 |
0 |
the_sysid_control_slave |
54 |
0 |
2 |
0 |
39 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_spi_touch |
25 |
0 |
0 |
0 |
23 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_spi_touch_spi_control_port |
74 |
0 |
18 |
0 |
48 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_spi_lcd22 |
25 |
0 |
0 |
0 |
23 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_spi_lcd22_spi_control_port |
74 |
0 |
18 |
0 |
48 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_rom|the_altsyncram|auto_generated |
52 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_rom |
55 |
0 |
1 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_rom_s1 |
110 |
1 |
4 |
1 |
95 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
the_ram|the_altsyncram|auto_generated |
51 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_ram |
53 |
0 |
1 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_ram_s1 |
109 |
1 |
4 |
1 |
93 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
the_pd |
14 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
the_pd_s1 |
66 |
0 |
29 |
0 |
26 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_pc |
14 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
the_pc_s1 |
66 |
0 |
29 |
0 |
26 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_pb |
14 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
the_pb_s1 |
66 |
0 |
29 |
0 |
26 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_pa |
14 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
8 |
0 |
0 |
0 |
0 |
the_pa_s1 |
66 |
0 |
29 |
0 |
26 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_cpu |
151 |
0 |
29 |
0 |
107 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_cpu_instruction_master |
131 |
0 |
2 |
0 |
52 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
the_cpu_data_master |
323 |
29 |
38 |
29 |
84 |
29 |
29 |
29 |
0 |
0 |
0 |
0 |
0 |
the_cpu_jtag_debug_module |
111 |
0 |
4 |
0 |
92 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |