nios

2012.05.05.14:36:43 Datasheet
Overview
  clk_0  nios
   pa
 bidir_port  
 bidir_port  
 bidir_port  
 bidir_port  
   spi_touch
 MISO  
 MOSI  
 SCLK  
 SS_n  
 MISO  
 MOSI  
 SCLK  
 SS_n  
   uart_9600
 rxd  
 txd  
 bidir_port  
 out_port  
 out_port  
 out_port  
 in_port  
 out_port  
 out_port  
   spi_sdcard
 MISO  
 MOSI  
 SCLK  
 SS_n  
   sd_cs
 out_port  
Processor
   cpu Nios II 11.0
All Components
   cpu altera_nios2 11.0
   sysid altera_avalon_sysid 11.0
   pa altera_avalon_pio 11.0
   rom altera_avalon_onchip_memory2 11.0
   ram altera_avalon_onchip_memory2 11.0
   pb altera_avalon_pio 11.0
   pc altera_avalon_pio 11.0
   pd altera_avalon_pio 11.0
   spi_touch altera_avalon_spi 11.0
   spi_lcd22 altera_avalon_spi 11.0
   uart_9600 altera_avalon_uart 11.0
   DS18B20 altera_avalon_pio 11.0
   lcd_cs altera_avalon_pio 11.0
   touch_cs altera_avalon_pio 11.0
   lcd_rs altera_avalon_pio 11.0
   touch_irq altera_avalon_pio 11.0
   reset altera_avalon_pio 11.0
   lcd_wr altera_avalon_pio 11.0
   spi_sdcard altera_avalon_spi 11.0
   sd_cs altera_avalon_pio 11.0
Memory Map
cpu
 instruction_master  data_master
  cpu
jtag_debug_module  0x00000000 0x00000000
  sysid
control_slave  0x00031140
  pa
s1  0x00031060
  rom
s1  0x00010000 0x00010000
  ram
s1  0x00028000 0x00028000
  pb
s1  0x00031070
  pc
s1  0x00031080
  pd
s1  0x00031090
  spi_touch
spi_control_port  0x00031000
  spi_lcd22
spi_control_port  0x00031020
  uart_9600
s1  0x00031040
  DS18B20
s1  0x000310a0
  lcd_cs
s1  0x000310b0
  touch_cs
s1  0x000310c0
  lcd_rs
s1  0x000310d0
  touch_irq
s1  0x000310e0
  reset
s1  0x000310f0
  lcd_wr
s1  0x00031100
  spi_sdcard
spi_control_port  0x00000800
  sd_cs
s1  0x00000820

clk_0

clock_source v11.0


Parameters

clockFrequency 50000000
clockFrequencyKnown true
inputClockFrequency 0
resetSynchronousEdges NONE
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

cpu

altera_nios2 v11.0
clk_0 clk   cpu
  clk
data_master   sysid
  control_slave
data_master   pa
  s1
instruction_master   rom
  s1
data_master  
  s1
instruction_master   ram
  s1
data_master  
  s1
data_master   pb
  s1
data_master   pc
  s1
data_master   pd
  s1
data_master   spi_touch
  spi_control_port
d_irq  
  irq
data_master   spi_lcd22
  spi_control_port
d_irq  
  irq
data_master   uart_9600
  s1
d_irq  
  irq
data_master   DS18B20
  s1
data_master   lcd_cs
  s1
data_master   touch_cs
  s1
data_master   lcd_rs
  s1
data_master   touch_irq
  s1
data_master   reset
  s1
data_master   lcd_wr
  s1
data_master   spi_sdcard
  spi_control_port
d_irq  
  irq
data_master   sd_cs
  s1


Parameters

userDefinedSettings
tightlyCoupledInstructionMaster3MapParam
tightlyCoupledInstructionMaster3AddrWidth 1
tightlyCoupledInstructionMaster2MapParam
tightlyCoupledInstructionMaster2AddrWidth 1
tightlyCoupledInstructionMaster1MapParam
tightlyCoupledInstructionMaster1AddrWidth 1
tightlyCoupledInstructionMaster0MapParam
tightlyCoupledInstructionMaster0AddrWidth 1
tightlyCoupledDataMaster3MapParam
tightlyCoupledDataMaster3AddrWidth 1
tightlyCoupledDataMaster2MapParam
tightlyCoupledDataMaster2AddrWidth 1
tightlyCoupledDataMaster1MapParam
tightlyCoupledDataMaster1AddrWidth 1
tightlyCoupledDataMaster0MapParam
tightlyCoupledDataMaster0AddrWidth 1
setting_showUnpublishedSettings false
setting_showInternalSettings false
setting_shadowRegisterSets 0
setting_preciseSlaveAccessErrorException false
setting_preciseIllegalMemAccessException false
setting_preciseDivisionErrorException false
setting_performanceCounter false
setting_perfCounterWidth _32
setting_interruptControllerType Internal
setting_illegalMemAccessDetection false
setting_illegalInstructionsTrap false
setting_fullWaveformSignals false
setting_extraExceptionInfo false
setting_exportPCB false
setting_debugSimGen false
setting_clearXBitsLDNonBypass true
setting_branchPredictionType Automatic
setting_bit31BypassDCache true
setting_bigEndian false
setting_bhtPtrSz _8
setting_bhtIndexPcOnly false
setting_avalonDebugPortPresent false
setting_alwaysEncrypt true
setting_allowFullAddressRange false
setting_activateTrace true
setting_activateTestEndChecker false
setting_activateMonitors true
setting_activateModelChecker false
setting_HDLSimCachesCleared true
setting_HBreakTest false
resetSlave rom.s1
resetOffset 0
muldiv_multiplierType EmbeddedMulFast
muldiv_divider false
mpu_useLimit false
mpu_numOfInstRegion 8
mpu_numOfDataRegion 8
mpu_minInstRegionSize _12
mpu_minDataRegionSize _12
mpu_enabled false
mmu_uitlbNumEntries _4
mmu_udtlbNumEntries _6
mmu_tlbPtrSz _7
mmu_tlbNumWays _16
mmu_processIDNumBits _8
mmu_enabled false
mmu_autoAssignTlbPtrSz true
mmu_TLBMissExcSlave
mmu_TLBMissExcOffset 0
manuallyAssignCpuID false
internalIrqMaskSystemInfo 15
instSlaveMapParam <address-map><slave name='cpu.jtag_debug_module' start='0x0' end='0x800' /><slave name='rom.s1' start='0x10000' end='0x12928' /><slave name='ram.s1' start='0x28000' end='0x30000' /></address-map>
instAddrWidth 18
impl Tiny
icache_size _8192
icache_ramBlockType Automatic
icache_numTCIM _0
icache_burstType None
exceptionSlave rom.s1
exceptionOffset 32
deviceFeaturesSystemInfo M512_MEMORY 0 M4K_MEMORY 0 M9K_MEMORY 1 M20K_MEMORY 0 M144K_MEMORY 0 MRAM_MEMORY 0 MLAB_MEMORY 0 ESB 0 EPCS 1 DSP 0 EMUL 1 HARDCOPY 0 LVDS_IO 0 ADDRESS_STALL 1 TRANSCEIVER_3G_BLOCK 0 TRANSCEIVER_6G_BLOCK 0 DSP_SHIFTER_BLOCK 0
deviceFamilyName Cyclone III
debug_triggerArming true
debug_level Level1
debug_jtagInstanceID 0
debug_embeddedPLL true
debug_debugReqSignals false
debug_assignJtagInstanceID false
debug_OCIOnchipTrace _128
dcache_size _4096
dcache_ramBlockType Automatic
dcache_omitDataMaster false
dcache_numTCDM _0
dcache_lineSize _32
dcache_bursts false
dataSlaveMapParam <address-map><slave name='cpu.jtag_debug_module' start='0x0' end='0x800' /><slave name='spi_sdcard.spi_control_port' start='0x800' end='0x820' /><slave name='sd_cs.s1' start='0x820' end='0x830' /><slave name='rom.s1' start='0x10000' end='0x12928' /><slave name='ram.s1' start='0x28000' end='0x30000' /><slave name='spi_touch.spi_control_port' start='0x31000' end='0x31020' /><slave name='spi_lcd22.spi_control_port' start='0x31020' end='0x31040' /><slave name='uart_9600.s1' start='0x31040' end='0x31060' /><slave name='pa.s1' start='0x31060' end='0x31070' /><slave name='pb.s1' start='0x31070' end='0x31080' /><slave name='pc.s1' start='0x31080' end='0x31090' /><slave name='pd.s1' start='0x31090' end='0x310A0' /><slave name='DS18B20.s1' start='0x310A0' end='0x310B0' /><slave name='lcd_cs.s1' start='0x310B0' end='0x310C0' /><slave name='touch_cs.s1' start='0x310C0' end='0x310D0' /><slave name='lcd_rs.s1' start='0x310D0' end='0x310E0' /><slave name='touch_irq.s1' start='0x310E0' end='0x310F0' /><slave name='reset.s1' start='0x310F0' end='0x31100' /><slave name='lcd_wr.s1' start='0x31100' end='0x31110' /><slave name='sysid.control_slave' start='0x31140' end='0x31148' /></address-map>
dataAddrWidth 18
customInstSlavesSystemInfo <info/>
cpuReset false
cpuID 0
clockFrequency 50000000
breakSlave cpu.jtag_debug_module
breakOffset 32
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

CPU_IMPLEMENTATION "tiny"
BIG_ENDIAN 0
CPU_FREQ 50000000u
ICACHE_LINE_SIZE 0
ICACHE_LINE_SIZE_LOG2 0
ICACHE_SIZE 0
DCACHE_LINE_SIZE 0
DCACHE_LINE_SIZE_LOG2 0
DCACHE_SIZE 0
FLUSHDA_SUPPORTED
HAS_JMPI_INSTRUCTION
EXCEPTION_ADDR 0x10020
RESET_ADDR 0x10000
BREAK_ADDR 0x20
HAS_DEBUG_STUB
HAS_DEBUG_CORE 1
CPU_ID_SIZE 1
CPU_ID_VALUE 0x0
HARDWARE_MULTIPLY_PRESENT 0
HARDWARE_MULX_PRESENT 0
HARDWARE_DIVIDE_PRESENT 0
INST_ADDR_WIDTH 18
DATA_ADDR_WIDTH 18

sysid

altera_avalon_sysid v11.0
clk_0 clk   sysid
  clk
cpu data_master  
  control_slave


Parameters

id 0
timestamp 1336199798
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

ID 0u
TIMESTAMP 1336199798u

pa

altera_avalon_pio v11.0
clk_0 clk   pa
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Bidir
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 1
HAS_OUT 0
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

rom

altera_avalon_onchip_memory2 v11.0
clk_0 clk   rom
  clk1
cpu instruction_master  
  s1
data_master  
  s1


Parameters

allowInSystemMemoryContentEditor false
autoInitializationFileName rom
blockType AUTO
dataWidth 32
deviceFamily Cyclone III
dualPort false
initMemContent true
initializationFileName rom
instanceID NONE
memorySize 10536
readDuringWriteMode DONT_CARE
simAllowMRAMContentsFile false
simMemInitOnlyFilename 0
singleClockOperation false
slave1Latency 1
slave2Latency 1
useNonDefaultInitFile false
useShallowMemBlocks false
writable true
generateLegacySim false
  

Software Assignments

ALLOW_MRAM_SIM_CONTENTS_ONLY_FILE 0
INIT_CONTENTS_FILE "rom"
NON_DEFAULT_INIT_FILE_ENABLED 0
GUI_RAM_BLOCK_TYPE "Automatic"
WRITABLE 1
DUAL_PORT 0
SINGLE_CLOCK_OP 0
SIZE_VALUE 10536u
SIZE_MULTIPLE 1
CONTENTS_INFO ""
RAM_BLOCK_TYPE "Auto"
INIT_MEM_CONTENT 1
ALLOW_IN_SYSTEM_MEMORY_CONTENT_EDITOR 0
INSTANCE_ID "NONE"
READ_DURING_WRITE_MODE "DONT_CARE"

ram

altera_avalon_onchip_memory2 v11.0
clk_0 clk   ram
  clk1
cpu instruction_master  
  s1
data_master  
  s1


Parameters

allowInSystemMemoryContentEditor false
autoInitializationFileName ram
blockType AUTO
dataWidth 32
deviceFamily Cyclone III
dualPort false
initMemContent true
initializationFileName ram
instanceID NONE
memorySize 32768
readDuringWriteMode DONT_CARE
simAllowMRAMContentsFile false
simMemInitOnlyFilename 0
singleClockOperation false
slave1Latency 1
slave2Latency 1
useNonDefaultInitFile false
useShallowMemBlocks false
writable true
generateLegacySim false
  

Software Assignments

ALLOW_MRAM_SIM_CONTENTS_ONLY_FILE 0
INIT_CONTENTS_FILE "ram"
NON_DEFAULT_INIT_FILE_ENABLED 0
GUI_RAM_BLOCK_TYPE "Automatic"
WRITABLE 1
DUAL_PORT 0
SINGLE_CLOCK_OP 0
SIZE_VALUE 32768u
SIZE_MULTIPLE 1
CONTENTS_INFO ""
RAM_BLOCK_TYPE "Auto"
INIT_MEM_CONTENT 1
ALLOW_IN_SYSTEM_MEMORY_CONTENT_EDITOR 0
INSTANCE_ID "NONE"
READ_DURING_WRITE_MODE "DONT_CARE"

pb

altera_avalon_pio v11.0
clk_0 clk   pb
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Bidir
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 1
HAS_OUT 0
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

pc

altera_avalon_pio v11.0
clk_0 clk   pc
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Bidir
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 1
HAS_OUT 0
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

pd

altera_avalon_pio v11.0
clk_0 clk   pd
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Bidir
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 1
HAS_OUT 0
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

spi_touch

altera_avalon_spi v11.0
clk_0 clk   spi_touch
  clk
cpu data_master  
  spi_control_port
d_irq  
  irq


Parameters

actualClockRate 500000.0
actualSlaveSelectToSClkDelay 0.0
clockPhase 0
clockPolarity 0
dataWidth 8
disableAvalonFlowControl false
inputClockRate 50000000
insertDelayBetweenSlaveSelectAndSClk false
insertSync false
lsbOrderedFirst false
masterSPI true
numberOfSlaves 1
syncRegDepth 2
targetClockRate 500000
targetSlaveSelectToSClkDelay 0.0
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DATABITS 8
DATAWIDTH 16
TARGETCLOCK 500000u
CLOCKUNITS "Hz"
CLOCKMULT 1
NUMSLAVES 1
ISMASTER 1
CLOCKPOLARITY 0
CLOCKPHASE 0
LSBFIRST 0
EXTRADELAY 0
INSERT_SYNC 0
SYNC_REG_DEPTH 2
TARGETSSDELAY "0.0"
DELAYUNITS "ns"
DELAYMULT "1.0E-9"
PREFIX "spi_"

spi_lcd22

altera_avalon_spi v11.0
clk_0 clk   spi_lcd22
  clk
cpu data_master  
  spi_control_port
d_irq  
  irq


Parameters

actualClockRate 5000000.0
actualSlaveSelectToSClkDelay 0.0
clockPhase 0
clockPolarity 0
dataWidth 8
disableAvalonFlowControl false
inputClockRate 50000000
insertDelayBetweenSlaveSelectAndSClk false
insertSync false
lsbOrderedFirst false
masterSPI true
numberOfSlaves 1
syncRegDepth 2
targetClockRate 5000000
targetSlaveSelectToSClkDelay 0.0
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DATABITS 8
DATAWIDTH 16
TARGETCLOCK 5000000u
CLOCKUNITS "Hz"
CLOCKMULT 1
NUMSLAVES 1
ISMASTER 1
CLOCKPOLARITY 0
CLOCKPHASE 0
LSBFIRST 0
EXTRADELAY 0
INSERT_SYNC 0
SYNC_REG_DEPTH 2
TARGETSSDELAY "0.0"
DELAYUNITS "ns"
DELAYMULT "1.0E-9"
PREFIX "spi_"

uart_9600

altera_avalon_uart v11.0
clk_0 clk   uart_9600
  clk
cpu data_master  
  s1
d_irq  
  irq


Parameters

baud 9600
baudError 0.01
clockRate 50000000
dataBits 8
fixedBaud true
parity NONE
simCharStream
simInteractiveInputEnable false
simInteractiveOutputEnable false
simTrueBaud false
stopBits 1
syncRegDepth 2
useCtsRts false
useEopRegister false
useRelativePathForSimFile false
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

BAUD 9600
DATA_BITS 8
FIXED_BAUD 1
PARITY 'N'
STOP_BITS 1
SYNC_REG_DEPTH 2
USE_CTS_RTS 0
USE_EOP_REGISTER 0
SIM_TRUE_BAUD 0
SIM_CHAR_STREAM ""
FREQ 50000000u

DS18B20

altera_avalon_pio v11.0
clk_0 clk   DS18B20
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Bidir
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 1
HAS_OUT 0
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

lcd_cs

altera_avalon_pio v11.0
clk_0 clk   lcd_cs
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

touch_cs

altera_avalon_pio v11.0
clk_0 clk   touch_cs
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

lcd_rs

altera_avalon_pio v11.0
clk_0 clk   lcd_rs
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

touch_irq

altera_avalon_pio v11.0
cpu data_master   touch_irq
  s1
clk_0 clk  
  clk


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Input
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 0
HAS_IN 1
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

reset

altera_avalon_pio v11.0
clk_0 clk   reset
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

lcd_wr

altera_avalon_pio v11.0
clk_0 clk   lcd_wr
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

spi_sdcard

altera_avalon_spi v11.0
clk_0 clk   spi_sdcard
  clk
cpu data_master  
  spi_control_port
d_irq  
  irq


Parameters

actualClockRate 1923076.0
actualSlaveSelectToSClkDelay 0.0
clockPhase 0
clockPolarity 0
dataWidth 8
disableAvalonFlowControl false
inputClockRate 50000000
insertDelayBetweenSlaveSelectAndSClk false
insertSync false
lsbOrderedFirst false
masterSPI true
numberOfSlaves 1
syncRegDepth 2
targetClockRate 2000000
targetSlaveSelectToSClkDelay 0.0
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DATABITS 8
DATAWIDTH 16
TARGETCLOCK 2000000u
CLOCKUNITS "Hz"
CLOCKMULT 1
NUMSLAVES 1
ISMASTER 1
CLOCKPOLARITY 0
CLOCKPHASE 0
LSBFIRST 0
EXTRADELAY 0
INSERT_SYNC 0
SYNC_REG_DEPTH 2
TARGETSSDELAY "0.0"
DELAYUNITS "ns"
DELAYMULT "1.0E-9"
PREFIX "spi_"

sd_cs

altera_avalon_pio v11.0
clk_0 clk   sd_cs
  clk
cpu data_master  
  s1


Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 1
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 1
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u
generation took 0.02 seconds rendering took 0.20 seconds