Hierarchy Input Constant Input Unused Input Floating Input Output Constant Output Unused Output Floating Output Bidir Constant Bidir Unused Bidir Input only Bidir Output only Bidir
NIOS_reset_clk_ex_domain_synch 3 1 0 1 1 1 1 1 0 0 0 0 0
NIOS_reset_altpll_0_c0_out_domain_synch 3 1 0 1 1 1 1 1 0 0 0 0 0
the_sysid 3 17 1 17 32 17 17 17 0 0 0 0 0
the_sysid_control_slave 63 1 2 1 39 1 1 1 0 0 0 0 0
the_sdram_0|the_sdram_0_input_efifo_module 47 0 0 0 47 0 0 0 0 0 0 0 0
the_sdram_0 47 1 1 1 40 1 1 1 16 0 0 0 0
the_sdram_0_s1|rdv_fifo_for_cpu_0_instruction_master_to_sdram_0_s1 7 2 0 2 2 2 2 2 0 0 0 0 0
the_sdram_0_s1|rdv_fifo_for_cpu_0_data_master_to_sdram_0_s1 7 2 0 2 2 2 2 2 0 0 0 0 0
the_sdram_0_s1 104 0 6 0 76 0 0 0 0 0 0 0 0
the_pio_0 14 0 0 0 16 0 0 0 0 0 0 0 0
the_pio_0_s1 76 1 29 1 26 1 1 1 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|wr_ptr 4 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|rd_ptr_count 4 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram|altsyncram1 24 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|FIFOram 24 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state|count_usedw 5 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo|fifo_state 5 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated|dpfifo 13 0 0 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r|rfifo|auto_generated 12 0 0 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_r 13 0 1 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|wr_ptr 4 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|rd_ptr_count 4 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram|altsyncram1 24 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|FIFOram 24 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state|count_usedw 5 0 0 0 6 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo|fifo_state 5 0 0 0 8 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated|dpfifo 13 0 0 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w|wfifo|auto_generated 12 0 0 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0|the_jtag_uart_0_scfifo_w 12 0 0 0 16 0 0 0 0 0 0 0 0
the_jtag_uart_0 38 10 23 10 36 10 10 10 0 0 0 0 0
the_jtag_uart_0_avalon_jtag_slave 76 1 3 1 78 1 1 1 0 0 0 0 0
the_epcs_flash_controller_0|the_boot_copier_rom|auto_generated 9 0 0 0 32 0 0 0 0 0 0 0 0
the_epcs_flash_controller_0|the_epcs_flash_controller_0_sub 25 0 0 0 23 0 0 0 0 0 0 0 0
the_epcs_flash_controller_0 47 0 16 0 39 0 0 0 0 0 0 0 0
the_epcs_flash_controller_0_epcs_control_port 128 2 4 2 90 2 2 2 0 0 0 0 0
the_cpu_0 150 0 30 0 127 0 0 0 0 0 0 0 0
the_cpu_0_instruction_master 128 0 3 0 64 0 0 0 0 0 0 0 0
the_cpu_0_data_master|jtag_uart_0_avalon_jtag_slave_irq_from_sa_clock_crossing_cpu_0_data_master 3 0 0 0 1 0 0 0 0 0 0 0 0
the_cpu_0_data_master|epcs_flash_controller_0_epcs_control_port_irq_from_sa_clock_crossing_cpu_0_data_master 3 0 0 0 1 0 0 0 0 0 0 0 0
the_cpu_0_data_master 293 30 19 30 111 30 30 30 0 0 0 0 0
the_cpu_0_jtag_debug_module 132 1 4 1 92 1 1 1 0 0 0 0 0
the_altpll_0|sd1 3 1 0 1 6 1 1 1 0 0 0 0 0
the_altpll_0|stdsync2|dffpipe3 3 0 0 0 1 0 0 0 0 0 0 0 0
the_altpll_0|stdsync2 3 0 0 0 1 0 0 0 0 0 0 0 0
the_altpll_0 38 31 30 31 36 31 31 31 0 0 0 0 0
the_altpll_0_pll_slave 72 1 2 1 74 1 1 1 0 0 0 0 0
the_NIOS_clock_3|endofpacket_bit_pipe 5 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_3|master_FSM 5 0 0 0 4 0 0 0 0 0 0 0 0
the_NIOS_clock_3|write_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_3|read_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_3|slave_FSM 6 0 0 0 3 0 0 0 0 0 0 0 0
the_NIOS_clock_3|write_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_3|read_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_3 96 0 0 0 92 0 0 0 0 0 0 0 0
the_NIOS_clock_3_out 89 0 38 0 46 0 0 0 0 0 0 0 0
the_NIOS_clock_3_in 102 1 0 1 98 1 1 1 0 0 0 0 0
the_NIOS_clock_2|endofpacket_bit_pipe 5 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_2|master_FSM 5 0 0 0 4 0 0 0 0 0 0 0 0
the_NIOS_clock_2|write_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_2|read_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_2|slave_FSM 6 0 0 0 3 0 0 0 0 0 0 0 0
the_NIOS_clock_2|write_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_2|read_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_2 96 32 0 32 92 32 32 32 0 0 0 0 0
the_NIOS_clock_2_out 89 0 38 0 46 0 0 0 0 0 0 0 0
the_NIOS_clock_2_in 66 5 0 5 66 5 5 5 0 0 0 0 0
the_NIOS_clock_1|endofpacket_bit_pipe 5 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_1|master_FSM 5 0 0 0 4 0 0 0 0 0 0 0 0
the_NIOS_clock_1|write_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_1|read_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_1|slave_FSM 6 0 0 0 3 0 0 0 0 0 0 0 0
the_NIOS_clock_1|write_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_1|read_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_1 80 1 0 1 76 1 1 1 0 0 0 0 0
the_NIOS_clock_1_out 81 0 41 0 37 0 0 0 0 0 0 0 0
the_NIOS_clock_1_in 102 1 2 1 82 1 1 1 0 0 0 0 0
the_NIOS_clock_0|endofpacket_bit_pipe 5 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_0|master_FSM 5 0 0 0 4 0 0 0 0 0 0 0 0
the_NIOS_clock_0|write_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_0|read_request_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_0|slave_FSM 6 0 0 0 3 0 0 0 0 0 0 0 0
the_NIOS_clock_0|write_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_0|read_done_edge_to_pulse 3 0 0 0 1 0 0 0 0 0 0 0 0
the_NIOS_clock_0 82 1 0 1 78 1 1 1 0 0 0 0 0
the_NIOS_clock_0_out 81 0 41 0 38 0 0 0 0 0 0 0 0
the_NIOS_clock_0_in 102 1 0 1 84 1 1 1 0 0 0 0 0